Amazon cover image
Image from Amazon.com

Digital System Test and Testable Design: Using HDL Models and Architectures Zainalabedin Navabi

By: Material type: TextTextPublication details: USA Springer 2011Description: 435pISBN:
  • 9781489979278
DDC classification:
  • 621.381 NAV
Summary: This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies.
List(s) this item appears in: New Arrivals ( August 2024) | NEW ARRIVALS
Tags from this library: No tags from this library for this title. Log in to add tags.
Star ratings
    Average rating: 0.0 (0 votes)
Holdings
Item type Current library Collection Call number Status Date due Barcode
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006013
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006014
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006015
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006016
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006017
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006018
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006019
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006020
Books Books IIITDM Kurnool ELECTRONICS COMMUNICATION ENGINEERING 621.381 NAV (Browse shelf(Opens below)) Available 0006021
Reference Reference IIITDM Kurnool Reference Reference 621.381 NAV (Browse shelf(Opens below)) Not For Loan 0006022

This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies.

There are no comments on this title.

to post a comment.
LIBRARY HOURS
Mon - Sat : 9:00 AM - 5.30 PM
Library will remain closed on public holidays
Contact Us

Librarian
Central Libray
Indian Institute of Information Technology Design and Manufacturing Kurnool
Andhra Pradesh - 518 007

Library Email ID: library@iiitk.ac.in

Copyright @ Central Library | IIITDM Kurnool

Powered by Koha